

# Cairo University - Faculty of Engineering CCE - Fall 2024

# Computer Architecture Project Phase 2

#### Students:

| 210200 |
|--------|
| 210276 |
| 210301 |
| 210032 |
|        |

## Instruction format of your design

| OpCode <15:11> Src1 <10:8 | Src2 <7:5> | Dist <4:2> Imm/offset? < | 1> index <0> |
|---------------------------|------------|--------------------------|--------------|
|---------------------------|------------|--------------------------|--------------|

### Opcode for each instruction:

| Instruction | OpCode (Type) <15:14> | OpCode (SubType) <13:11> |
|-------------|-----------------------|--------------------------|
|             | One Operand           |                          |
| NOP         | 00                    | 000                      |
| HLT         | 00                    | 001                      |
| SETC        | 00                    | 010                      |
| NOT         | 00                    | 011                      |
| INC         | 00                    | 100                      |
| OUT         | 00                    | 101                      |
| IN          | 00                    | 110                      |
|             | Two Operands          |                          |
| MOV         | 01                    | 000                      |
| ADD         | 01                    | 001                      |
| SUB         | 01                    | 010                      |
| AND         | 01                    | 011                      |
| IADD        | 01                    | 100                      |

| Memory Operations |                                         |     |  |  |  |  |
|-------------------|-----------------------------------------|-----|--|--|--|--|
| PUSH              | 10                                      | 000 |  |  |  |  |
| POP               | 10                                      | 001 |  |  |  |  |
| LDM               | 10                                      | 010 |  |  |  |  |
| LDD               | 10                                      | 011 |  |  |  |  |
| STD               | 10                                      | 100 |  |  |  |  |
|                   | Branch and Change of Control Operations | 3   |  |  |  |  |
| JZ                | 11                                      | 000 |  |  |  |  |
| JN                | 11                                      | 001 |  |  |  |  |
| JC                | 11                                      | 010 |  |  |  |  |
| JMP               | 11                                      | 011 |  |  |  |  |
| CALL              | 11                                      | 100 |  |  |  |  |
| RET               | 11                                      | 101 |  |  |  |  |
| INT               | 11                                      | 110 |  |  |  |  |
| RTI               | 11                                      | 111 |  |  |  |  |

| Control Signal   | Description                                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mem_Read         | Whether instruction will read from memory or not                                                                                                                                      |
| Mem_Write        | Whether instruction will write to memory or not                                                                                                                                       |
| Mem_Write_Sel    | Controls Source of Data written to memory (RSRC1 0 or PC Adder 1)                                                                                                                     |
| WEN_out          | Write Enable Out: controls write enable of output port                                                                                                                                |
| Reg_Write        | Controls Write Enable of register file                                                                                                                                                |
| Reg_Write_Sel    | Controls Source of Data written to register file (ALU 00 or Imm 01 or Memory 10 or Input Port 11)                                                                                     |
| ALU_Src          | Controls second input to ALU (Register 0 or Immediate Value 1)                                                                                                                        |
| ALU_Sel          | ALU selector: Controls ALU Operation (ADD 000, SUB 001, NOT 010, AND 011, INC 100, MOV 101, SETC110, RTI 111 restore flags)                                                           |
| JMP = pc_chng 01 | Indicate unconditional branch (to take right PC)                                                                                                                                      |
| JMP_Cond         | Indicate conditional branch (Nothing 00, zero 01, Negative 10, Carry 11)                                                                                                              |
| CCR_Write        | Controls Write Enable of CCR : Carry, Negative, Zero (LSB)                                                                                                                            |
| SP_plus          | In case of pop increment SP                                                                                                                                                           |
| SP_minus         | In case of push decrement SP                                                                                                                                                          |
| Freeze           | From CU to PC, when it is one, HLT                                                                                                                                                    |
| Ex_Res           | Flag for Exceptions and Interrupts that controls that next instruction comes directly accessed from IM Exception: Empty Stack 10, Invalid Address 11 INT reserved flags: read 0+index |
| PC_chng          | Controls how PC will change (PC_new 00, Register 01, Data Memory 10, Instruction Memory 11)                                                                                           |

| Inst | Mem_<br>Read | Mem_<br>Write | Mem_<br>Write_<br>Sel | WEN<br>_out | Reg_<br>Write | Reg_<br>Write<br>_Sel | ALU_<br>Src | Alu_<br>Sel | JMP | JMP<br>_Co<br>nd | CCR_<br>Write | SP_<br>plus | SP_<br>minus | Freeze | Ex_Res | PC_<br>Chng |
|------|--------------|---------------|-----------------------|-------------|---------------|-----------------------|-------------|-------------|-----|------------------|---------------|-------------|--------------|--------|--------|-------------|
| NOP  | 0            | 0             | х                     | 0           | 0             | xx                    | х           | xxx         | 0   | 00               | 000           | 0           | 0            | 0      | ХХ     | 00          |
| HLT  | 0            | 0             | х                     | 0           | 0             | XX                    | х           | XXX         | 0   | 00               | 000           | 0           | 0            | 1      | хх     | 00          |
| SETC | 0            | 0             | х                     | 0           | 0             | xx                    | х           | 110         | 0   | 00               | 100           | 0           | 0            | 0      | xx     | 00          |
| NOT  | 0            | 0             | х                     | 0           | 1             | 00                    | х           | 010         | 0   | 00               | 011           | 0           | 0            | 0      | xx     | 00          |
| INC  | 0            | 0             | х                     | 0           | 1             | 00                    | х           | 100         | 0   | 00               | 111           | 0           | 0            | 0      | xx     | 00          |
| OUT  | 0            | 0             | х                     | 1           | 0             | xx                    | х           | xxx         | 0   | 00               | 000           | 0           | 0            | 0      | xx     | 00          |
| IN   | 0            | 0             | х                     | 0           | 1             | 11                    | х           | xxx         | 0   | 00               | 000           | 0           | 0            | 0      | xx     | 00          |
| MOV  | 0            | 0             | х                     | 0           | 1             | 00                    | х           | 101         | 0   | 00               | 000           | 0           | 0            | 0      | xx     | 00          |
| ADD  | 0            | 0             | х                     | 0           | 1             | 00                    | 0           | 000         | 0   | 00               | 111           | 0           | 0            | 0      | хх     | 00          |
| SUB  | 0            | 0             | х                     | 0           | 1             | 00                    | 0           | 001         | 0   | 00               | 111           | 0           | 0            | 0      | хх     | 00          |
| AND  | 0            | 0             | х                     | 0           | 1             | 00                    | 0           | 011         | 0   | 00               | 011           | 0           | 0            | 0      | хх     | 00          |
| IADD | 0            | 0             | х                     | 0           | 1             | 00                    | 1           | 000         | 0   | 00               | 111           | 0           | 0            | 0      | хх     | 00          |
| PUSH | 0            | 1             | 0                     | 0           | 0             | XX                    | Х           | XXX         | 0   | 00               | 000           | 0           | 1            | 0      | хх     | 00          |
| POP  | 1            | 0             | х                     | 0           | 1             | 10                    | х           | xxx         | 0   | 00               | 000           | 1           | 0            | 0      | 10 ?   | 00          |
| LDM  | 0            | 0             | х                     | 0           | 1             | 01                    | х           | xxx         | 0   | 00               | 000           | 0           | 0            | 0      | хх     | 00          |
| LDD  | 1            | 0             | Х                     | 0           | 1             | 10                    | 1           | 000         | 0   | 00               | 000           | 0           | 0            | 0      | 11 ?   | 00          |
| STD  | 0            | 1             | 0                     | 0           | 0             | xx                    | 1           | 000         | 0   | 00               | 000           | 0           | 0            | 0      | 11 ?   | 00          |

| Inst | Mem_<br>Read | Mem_<br>Write | Mem_<br>Write_<br>Sel | WEN<br>_out | Reg_<br>Write | Reg_<br>Write<br>_Sel | ALU_<br>Src | Alu_<br>Sel | JMP | JMP<br>_Co<br>nd | CCR_<br>Write | SP_<br>plus | SP_<br>minus | Freeze | Ex_Res | PC_<br>Chng |
|------|--------------|---------------|-----------------------|-------------|---------------|-----------------------|-------------|-------------|-----|------------------|---------------|-------------|--------------|--------|--------|-------------|
| JZ   | 0            | 0             | х                     | 0           | 0             | xx                    | Х           | xxx         | 0   | 01               | 001           | 0           | 0            | 0      | хх     | 00/01       |
| JN   | 0            | 0             | х                     | 0           | 0             | xx                    | х           | xxx         | 0   | 10               | 010           | 0           | 0            | 0      | xx     | 00/01       |
| JC   | 0            | 0             | х                     | 0           | 0             | XX                    | Х           | XXX         | 0   | 11               | 100           | 0           | 0            | 0      | XX     | 00/01       |
| JMP  | 0            | 0             | х                     | 0           | 0             | XX                    | Х           | XXX         | 1   | 00               | 000           | 0           | 0            | 0      | XX     | 01          |
| CALL | 0            | 1             | 1                     | 0           | 0             | XX                    | Х           | XXX         | 0   | 00               | 000           | 0           | 1            | 0      | XX     | 01          |
| RET  | 1            | 0             | х                     | 0           | 0             | XX                    | х           | xxx         | 0   | 00               | 000           | 1           | 0            | 0      | XX     | 10          |
| INT  | 0            | 1             | 1                     | 0           | 0             | XX                    | Х           | XXX         | 0   | 00               | 000           | 0           | 1            | 0      | 00/01  | 11          |
| RTI  | 1            | 0             | х                     | 0           | 0             | xx                    | х           | 111         | 0   | 00               | 111           | 1           | 0            | 0      | хх     | 10          |

- Ay haga sp hasten wara b3d haram olna
- Ret ht reflect b3d el wb
- Last bit hya el index and set ex\_res at memory according to control signals and pc\_chng
- Sp plus or sp minus = zero and mem\_write = 1 -> STD

#### **General Notes:**

- Unless otherwise stated, the signal comes from the control unit.
- **Static Prediction**: The static prediction is set to "Not Taken."
- PC Change Handling: If the Pc\_Chng does not select the new PC, a flush will occur.
- Freeze Logic: The freeze condition will be handled with the logic: if rising\_Edge(clk) and not(freeze).
- **Immediate Value Handling**: The immediate value fetched during the Fetch/Decode stage may or may not be needed depending on the instruction. If the immediate value is not required, we do not need to fetch the second instruction. Alternatively, both instructions can always be sent for processing after the fetch/decode stage.

## **Pipeline Stages Design:**

Pipeline registers details (Size, Input, Connection, ...)

| Register         | Size                    | Stored Values                                                                | Input Components                                                                                     | Output Components                                              |
|------------------|-------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Fetch/Decode     | 64 bits                 | PC<br>Input Port Data<br>Immediate Value<br>Current Instruction              | Reset (Signal)<br>Flush Unit<br>Instruction Memory<br>Input Port                                     | Control Unit<br>Decode/Execute<br>Sign Extend<br>Register File |
| Decode/Execute   | 83 bits<br>22 bits ctrl | PC<br>RDST<br>Reg1 Data<br>Reg2 Data<br>Immediate<br>Input Port Data         | Fetch/Decode (PC, RDST, Input Port Data) Register File (Reg1 Data, Reg2 Data) Sign Extend Flush Unit | Execute/Memory<br>2 Mux to ALU                                 |
| Execute/Memory   | 86 bits<br>22 bits ctrl | PC<br>RDST<br>Reg1 Data<br>Input Port Data<br>ALU Result<br>Immediate<br>CCR | Decode/Execute<br>ALU                                                                                | Memory/WriteBack<br>Mux to Data Memory                         |
| Memory/WriteBack | 83 bits<br>22 bits ctrl | Read Data ALU Result RDST Output Port Data Immediate Input Port Data         | Execute/Memory<br>Data Memory                                                                        | Output Port<br>Mux to Register File                            |

• This data is subject to change while implementation.

### **Pipeline hazards and solution:**

| Туре           | Source                                                     | Detection                                            | Solution                                                                                    |
|----------------|------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Data Hazard    | RAW                                                        | Hazard Detection Unit                                | - Forward data using Forwarding<br>Unit                                                     |
| Data Hazard    | Load Use<br>(Can be caused by LDD and POP<br>instructions) | Hazard Detection Unit                                | - Stall (using NOP) until data is prepared from memory - Forward data using Forwarding Unit |
| Control Hazard | Branching                                                  | From Op_Code and Flags in case of conditional branch | - Prediction is always set to Not<br>Taken<br>- A Flush Unit is added                       |

| Other Signal            | Description                                                                                                                                                                                |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Flush                   | Detect which pipeline registers to flush (0X No flush, 10 Fetch/Decode, 11 Fetch/Decode and Decode/Execute) If Flush[0]=1 -> flush control unit                                            |
| Hazard_detection_Signal | Whether there is hazard or not 00 NO Hazard / 10 ALU Hazard / 11 Memory Hazard                                                                                                             |
| FWD_Signal              | Mainly Hazard_detection_Signal if there is hazard , if no hazard OR its second bit to the alu_src (00 Src1 or Src2 / 01 IMM (Case the second mux only) / 10 ALU Result / 11 Memory Result) |

#### Notes:

Flush: no flush at execute/memory because no exceptions detected there

Sp\_plus and sp\_minus performed after decode

JMP, CALL, RET, INT, RTI, Stack Exception : FLUSH Fetch/Decode

JMP\_Cond, Load Exception: FLUSH Fetch/Decode and Decode/Execute

Reserved Flag should be removed because we will not be able to do recursive interrupts, instead, we should push them in the last 4 bits of stack because

```
first 12 bits are for the PC address (which is 12 bits because 4k is 2^12)
```

- -- bit 23: Mem Read
- -- bit 22: Mem Write
- -- bit 21: Mem Write Sel
- -- bit 20: WEN\_out
- -- bit 19: Reg\_Write
- -- bit 18: Reg\_Write\_Sel (1)
- -- bit 17: Reg Write Sel (0)
- -- bit 16: ALU Src
- -- bit 15: ALU\_Sel (2)
- -- bit 14: ALU\_Sel (1)
- -- bit 13: ALU\_Sel (0)
- -- bit 12: JMP
- -- bit 11: JMP\_Cond (1)
- -- bit 10: JMP\_Cond (0)
- -- bit 9: CCR\_Write (2)
- - bit 8: CCR\_Write (1)
- -- bit 7: CCR\_Write (0)
- -- bit 6: SP plus
- -- bit 5: SP minus
- -- bit 4: Freeze
- -- bit 3: Ex\_Res (1)
- -- bit 2: Ex\_Res (0)
- -- bit 1: PC\_Chng (1)
- -- bit 0: PC\_Chng (0)

#### NOTE: IN CASE OF PUSH AND POP ALU SEL = 0

Comparator in execute w ha5od mno el Ex\_Res w el pc\_chng\_new Freeze mn el decode

<sup>\*\*\*\*</sup>We removed reserved flag CCR